

### 40V, 150A (1) N-Channel MOSFET

- Proprietary Trench Gate Device Design and Processes
- High Reliability Capability
- Sampled CP Probing and Inking

#### **SYMBOL**



| Electrical Characteristics in C/P Test (T $_{ m J}$ at 25 $^{ m C}$ ) |                                   |                   |      |      |      |                                            |
|-----------------------------------------------------------------------|-----------------------------------|-------------------|------|------|------|--------------------------------------------|
| Symbol                                                                | Parameter                         | Min.              | Тур. | Max. | Unit | Test Condition                             |
| $V_{(BR)DSS}$                                                         | Drain-Source Breakdown Voltage    | 40                |      | _    | ٧    | V <sub>GS</sub> =0V, I <sub>D</sub> =250μA |
| R <sub>DS(ON)</sub>                                                   | Static Drain-Source On-Resistance | _                 | 0.5  | 0.74 | mΩ   | $V_{GS} = 10V, I_D = 1A(2)$                |
| V <sub>GS (th)</sub>                                                  | Gate Threshold Voltage            | 1.0               |      | 2.5  | ٧    | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$      |
| I <sub>DSS</sub>                                                      | Drain-to-Source Leakage Current   | _                 |      | 1    | μA   | V <sub>DS</sub> =32V, V <sub>GS</sub> =0V  |
| I <sub>GSS</sub>                                                      | Gate-to-Source Leakage Current    | -100              | _    | 100  | nA   | V <sub>DS</sub> =0V, V <sub>GS</sub> =±20V |
| T <sub>J</sub> , T <sub>STG</sub>                                     | Operating and Storage Temperature | -55℃ to 150℃ Max. |      |      |      |                                            |

| Mechanical Data                    | Die Drawing                                                                                 |                            |  |  |
|------------------------------------|---------------------------------------------------------------------------------------------|----------------------------|--|--|
| Chip Size                          | 3156 µm X 3602 µm                                                                           | 3156.4um →                 |  |  |
| Gate Pad Size                      | 400 μm X 400 μm                                                                             |                            |  |  |
| Source Pad Size 1                  | 1205 μm X 3197 μm                                                                           | 1205um + 1205um            |  |  |
| Source Pad Size 2                  | 1205 μm X 3197 μm                                                                           |                            |  |  |
| Scribe Line Width                  | 60 µm                                                                                       | 3197um<br>3197um<br>3197um |  |  |
| Wafer Thickness                    | 150 μm                                                                                      |                            |  |  |
| Wafer Diameter                     | 200 mm                                                                                      |                            |  |  |
| Gross Die                          | 2385 EA                                                                                     | 400um                      |  |  |
| Source Metallization               | Al-Cu (4µm typical)                                                                         | 400um                      |  |  |
| Drain Metallization                | Ti-Ni-Ag                                                                                    |                            |  |  |
| Passivation                        | Yes                                                                                         |                            |  |  |
| Recommended Storage<br>Environment | Store in original container, in dry nitrogen, 6 months at ambient temperature of 23°C ± 3°C |                            |  |  |

<sup>(1)</sup> This characteristic assumes the die is assembled in DFN5\*6 package. Actual performance may degrade when assembled.

Address: Floor 5, D2 Building, No. 200, Linghu Blvd., Wuxi, Jiangshu, China

<sup>(2)</sup> Pulse Width tp = < 1 mS, Duty Cycle < 2%.

# SPQR7N40WP

| Specific Assembly Info           | Die Drawing                          |            |        |          |
|----------------------------------|--------------------------------------|------------|--------|----------|
| Package Type                     | DFN5*6                               | 3156.      | 4um    | <b>→</b> |
| Die Attach Method                | Soft solder                          | ← 1205um → | 1205um |          |
| Soft Solder Composition          | Pb,Sn,Ag                             | 3197um     | 3197um | 3601.5um |
| Gate Wire Bonding                | Cu, 2 mil x1                         | n          | a<br>I | ]   3    |
| Source Wire Bonding              | 60mil*4mil Al Ribbon (double stitch) | 400um      |        |          |
| Molding Compound<br>Manufacturer | G700HF                               | <u> </u>   |        | <b>■</b> |
| Solder Plating Composition       | Pure Tin                             |            |        |          |

| Position |         |        | Bonding Diagram Top View                     |  |  |  |
|----------|---------|--------|----------------------------------------------|--|--|--|
|          | X (um)  | Y (um) | ZERO                                         |  |  |  |
| ZERO     | 0       | 0      |                                              |  |  |  |
| TOP      | 3601.55 | 3156.4 | S8 S8 S10                                    |  |  |  |
| S1       | 202.8   | 198.2  | •                                            |  |  |  |
| S2       | 3400    | 1403.5 |                                              |  |  |  |
| S3       | 3400    | 878.2  |                                              |  |  |  |
| S4       | 202.8   | 1752.9 |                                              |  |  |  |
| S5       | 3400    | 2958.2 |                                              |  |  |  |
| S6       | 2600    | 878.2  |                                              |  |  |  |
| S7       | 2600    | 198.2  | S5 S6                                        |  |  |  |
| S8       | 202.8   | 2958.2 |                                              |  |  |  |
| S9       | 3400    | 1752.9 | S2 S2 S5 |  |  |  |
| S10      | 202.8   | 1403.5 | 2 2 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3      |  |  |  |
| G1       | 2907.92 | 160    |                                              |  |  |  |
| G2       | 3307.92 | 560    |                                              |  |  |  |



# SPQR7N40WP

| Symbol                            | Parameter                          | Min.              | Тур. | Max. | Unit | Test Condition                             |
|-----------------------------------|------------------------------------|-------------------|------|------|------|--------------------------------------------|
| I <sub>DSS</sub>                  | Drain-to-Source Leakage Current    | _                 | _    | 1    | μA   | V <sub>DS</sub> =32V, V <sub>GS</sub> =0V  |
| I <sub>GSSF</sub>                 | Gate-to-Source Leakage Current     | _                 | _    | 100  | nA   | V <sub>DS</sub> =0V, V <sub>GS</sub> =+20V |
| I <sub>GSSR</sub>                 | Gate-to-Source Leakage Current     | -100              | _    | _    | nA   | V <sub>DS</sub> =0V, V <sub>GS</sub> =-20V |
| BV <sub>DSS</sub>                 | Drain-Source Breakdown Voltage     | 40                | _    | _    | V    | V <sub>GS</sub> =0V, I <sub>D</sub> =250μA |
| BV <sub>DSS</sub>                 | Drain-Source Breakdown Voltage     | 40                | _    | _    | V    | V <sub>GS</sub> =0V, I <sub>D</sub> =1mA   |
| R <sub>DS(ON)</sub>               | Static Drain-Source On-Resistance  | _                 | _    | 1.7  | mΩ   | V <sub>GS</sub> =10V, I <sub>D</sub> =10A  |
| V <sub>GS (th)</sub>              | Gate Threshold Voltage             | 1.0               | _    | 2.5  | V    | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$      |
| $V_{\text{SD}}$                   | Drain-Source Diode Forward Voltage |                   |      | 1.1  | V    | $V_{GS} = 0V, I_{SD} = 10A$                |
| EAS test                          | IAS                                |                   |      |      | А    | VDD=40V,Vgs=10V,<br>RG=25ohm,L=0.5mH       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature  | -55℃ to 150℃ Max. |      |      |      |                                            |



### SPQR7N40WP

#### Disclaimer:

JUNSHINE does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

JUNSHINE reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

JUNSHINE makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, JUNSHINE disclaims (1) any and all liability arising out of the application or use of any product, (2) any and all liability, including without limitation special, consequential or incidental damages, and (3) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

JUNSHINE products, except as expressly indicated in writing, are not designed for use in medical, life-saving, or life-sustaining applications, or for any other application in which the failure of the JUNSHINE product could result in personal injury or death. Customers using or selling JUNSHINE products not expressly indicated for use in such applications do so at their own risks.

Resale of JUNSHINE products with statements different from or beyond the parameters stated by JUNSHINE for that product or service voids all express or implied warrantees for the associated JUNSHINE product or service and is unfair and deceptive business practice. JUNSHINE is not responsible or liable for any such statements.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of JUNSHINE. Product names and markings noted herein may be trademarks of their respective owners.

JUNSHINE IS A FULLY OWNED SUBSIDIARY OF Wuxi XICHANWEIXIN Semiconductor Co., Ltd.

Address: Floor 5, D2 Building, No. 200, Linghu Blvd., Wuxi, Jiangshu, China